

## AN ADVANCED SYNCHRONOUS REFERENCE FRAME CONTROL ON REDUCED SWITCH UNIFIED POWER QUALITY CONDITIONER FOR HARMONICS REDUCTION FOR DISTRIBUTION LOAD

N. Kiruthika Indumathi Research scholar, Department of EEE, St.Peter's University, Chennai, Tamil Nadu, India. Email:<u>kiruthikaphd123@gmail.com</u>

R. Padmapriyadharishini Research scholar, Department of EEE, St.Peter's University, Chennai, Tamil Nadu, India. Email:<u>padmaphd456@gmail.com</u>

Dr.V.Ramakrishnan Professor & Dean, Department of EEE, Madha Engineering College, Chennai, Tamil Nadu, India. Email:<u>venganr@gmail.com</u>

**Abstract** - This paper is presented a reduced switch count - parallel and series converter is presented in Unified Power Quality Conditioner (UPQC) system. The topology of UPQC is designed with Four-switch in three phase three wire system with series and parallel injection converter connected back to back converter through DC-Link capacitor. Reduced switch count is introduced on both parallel and series converter i.e three phase series and parallel injection converter designed under three phase circuit having 4 switches for two legs of converter and third leg is replaced by capacitor elements. Reduced switch count topology is introduced in the reason for minimizing cost, maintenance, harmonics problems and so improving efficiency of system. The nature of switch replacement by capacitor is an important task to balancing of three phase of each phase voltages. So an ANFIS based synchronous reference frame controller is introduced to balancing of both reduced switch converter and also used to maintained power quality and harmonics minimization. Present controller of ANFIS is combined application of Fuzzy logic and neural network controller so this is used to extract harmonics, disturbances and controlled accurately.

**Keywords**: Unified Power Quality Conditioner (UPQC), reduced switch three phase back to back converter, ANFIS, power quality, harmonics reduction

#### **1. Introduction**

Unified power quality conditioner study explained which UPQC is an ultimate method to improve power quality over power quality disturbances, power factor and harmonics [1]-[4]. UPQC is a combined application and process of STATCOM and DVR. The unified power quality conditioner is prominent solution on power quality issues even at so many FACTS devices are presents in existing nature [5]. Series side converter act as DVR where as parallel side converter act as STATCOM and both are connected as back-to-back converter via DC-Link capacitor [5].



A common application of UPQC are current harmonics minimization across load, real, reactive power control by absorption and injection principles, sag, swell compensation and displacement of unity power factor control [6].DC-Link voltage and its control is a main part of power balances and quality control so this is needed to control at peak value of voltage (phase to neutral voltage) in during power quality disturbances, sag and swell compensation [7]-[9]. So many literatures are explained and provided solution for power quality during unbalances and distorted utility power supply condition [10]-[14]. Injection of Parallel transformer is required for parallel side converter power transformer to inject with high power transmission networks but transformer design in UPQC causes bulky, cost effective and also involved in harmonics because of high frequency components which is constitute the problems concern impregnation of power. Transformer less unified power quality conditioner is presented to overcome above demerits and harmonics reduction by control law and digital mechanism in literatures [15], [16]. A Synchronous Reference Frame (SRF) controller is naturally used to extracting harmonics and distorted content in accurate form from input signals. So based on nature so many conventional methods are described in literatures [17]-[19]. But characteristics and performance of SRF controller is depends on phase lock loop design and its performances so SRF required a suitable phase lock loop system.

The improvement of Unified Power Quality Conditioner (UPQC) is taken to account in latter so reduced switch count is introduces in back to back converter system. The aim of reduced switch count is to reducing switching losses, cost and maintenance reduction and medium power application. This approach is facing a complexity in power flow between series end to parallel end to distribution line. So this paper is proposing a new split phase capacitor introduces as DC-Link for switching action, voltage control and reducing losses. The one of main factor in presented back to back converter is operation and power flow can be control easily while compared with other reduced switch count scheme[21], [22].

This paper is presented a transformer less four wire unified power quality conditioner system for power quality improvement. This paper analyses about harmonics and power factor correction in power quality issues and during distorted and unbalanced supply condition. This topology of improvement is obtained by adaptive network based fuzzy inference system with synchronous reference controller to extract and control of harmonics, power factor correction. Space vector pulse width modulation is applied to both active filters of series and parallel side converter using ANFIS-SRF controller. The proposed controller is used to maintain constant DC-link voltage during disturbances. Space vector scheme is applicable to decoupling of series and parallel converter process with utility line and also this is capable of replacing transformer in present unified power quality conditioner system. Simulation results are obtained and proved using MATLAB/Simulink environment. Design of active and passive filter on UPQC is explained in details in chapter II. The working principle of proposed controller and structures details is given in chapter III. The stepwise performance of topology, parameters details is presented in chapter IV during unbalancing and distributed power supply condition.

#### 2. Design of passive and active series and parallel converter

The filter design aspects enable a little change to the rotating frame as well as the controller design. Y connected LCL filters and delta connected LCL filters design schemes are applied for series and parallel respectively shown in fig. 1. The 5.6KW UPQC is presented with 800V



voltage (line to line, 50Hz). The parameters are listed in the Appendix. The fundamental components of output current for both converter (SSC and S\_PC) derived in low frequency. Capacitor branch has been neglected while determine control parameters because it has low pass and high frequency components.

A). The equivalent circuit for LCL Shown in fig. 1 and the filters are inserted between UPQC

rotoriand Species well as  $\delta$  Schand grid. Up is terminal voltage. Us is grid voltage. La La and Between input Poltage U and output etimente 10 rs stor with C3 eapacitor the transfer thirdbon

$$\frac{R_3 + C_3 s + 1}{L_1 + L_2 + C_3 s^3 (L_1 + L_2) R_3 C_3 s^2 + (L_1 + L_2) s}$$
(1)

Equation (1) is a third order transfer function which is offer high attention in high order harmonics with high frequency operation. The inductance value should limit the current ripples of  $I_1$  in the range of 15%-25% of rated current [20]. The current  $I_1$  is mainly depends on impedance  $X_{L1}$  (impedance of  $L_1$ ),  $X_{L2C3}$  (impedance of  $L_2$  and  $C_3$ ) and

 $X_{c3}$ (impedance of  $C_3$ ). Ripple current is derived by PWM frequency is given by

$$\dot{i}_{rip\_max} = \frac{U_{DC}}{8fPWM L_1}$$
(2)

Where Hppler link walter by and fPWM is converter switching frequency. Based on desired

$$L_{1} \geq \frac{U_{DC}}{8i_{ripp} f_{PWM}}$$
(3)

In order to avoid voltage drop inductor L is limited and it's given by [18].

$$L_{1} \leq \frac{\sqrt{U_{DC}^{2}/3 - U_{m}^{2}}}{W_{B}I_{m}}$$
(4)

Voltage. Make grid voltage a faction eak grids current and evanise and angular, frequency net grid following

$$C_{3} \leq 5\% \times \underline{P_{rated}}_{2}$$
(5)



#### $3 \times 2\pi f B U_{rated}$

Where  $P_{rated}$  rated power of converter is,  $f_B$  is grid frequency and  $U_{rated}$  is RMS value of converter phase**B**). The current ripple reduction ( $\sigma$ ) is minimizing through reducing the rate of  $L_2$ ,  $C_2$  are reduces the current ripple in grid at low level.

$$\sigma = \frac{i_s(f_{PWM})}{i_c(f_{PWM})} = \frac{1}{|L_2 C_3 w_{PWM}^2 - 1|} = 10\%$$
(6)

Where  $i_g(f_{PWM})$  and  $i_c(f_{PWM})$  are the grid current ripple and converter current ripple in the switching frequency limit.

**C).**Resonance frequency  $w_{res}$  fixed between the range of ten times of switching frequency and half of the times of switching frequency are given by

$$10 W_B < W_{res} < 1/2 W_{PWM} \tag{7}$$

Resonance frequency  $w_{res}$  for Y connected LCL filters is obtained

$$\frac{L_1+L_2}{L_1L_2C_3}$$

by

$$W_{res} =$$
 (8)

Resonance frequency  $w_{res}$  for  $\Delta$  connected LCL filters is obtained by

$$W_{res} = \sqrt{\frac{L_1 + L_2}{3L_1 L_2 C_3}}$$
(9)

D). the damping resistor is implemented to reduce the complexity and improve the reliability

of system. Without damping resistor  $(R_3)$  in equation (1) becomes

$$R_3 = \frac{1}{3_{W^{res}} C_s} \tag{10}$$

One of rapid voltages  $V_{id}$  is consist of mean value and oscillation components is given by

$$V_{id} = \tilde{V}_d + \bar{V}_{id} \tag{14}$$

The reference voltages on load side  $(V_{La1b1c1})$  are calculated is given by



$$V'_{La1} = 0$$

$$[V'_{Lb1}] = Trans^{-} [V_{d}]$$

$$V'_{Lc1} = 0$$
(15)

Inverse transform calculation is described on (16) is applying by mean components across

supply voltage and  $\omega t$  in proposed ANFIS based SRF algorithm. Direct axis of positive sequence components voltages is calculated by low pass filters which is presented on controller circuit is shown in Fig.2. In equation (13), E\_Zro sequence components and negative sequence components becomes E\_Zro for control and overcoming an unbalancing, distorted and harmonics on system. A sinusoidal pulse width modulation is generated by comparing generated reference signals  $V'_{La1,Lb1,Lc1}$  with load voltage  $V_{La1,Lb1,Lc1}$ . The entire controller performance of series side converter is verified across point of common coupling (PCC).

Similarly parallel side converter controller is designed by transform and inverse transform

equation is described bellow in details. Direct  $I_{id}$  and quadrature  $I_{iq}$  axis current is calculated by comparing oscillation elements  $I_{id}$ ,  $I_{iq}$  and mean elements  $I_{id}$ ,  $I_{iq}$  is given by

$$I_{i0} \qquad I_{ia}$$

$$[I_{id}] = Trans \qquad [I_{ib}] \qquad (16)$$

$$I_{iq} \qquad I_{ic}$$

The ANFIS based synchronous reference frame controller for parallel side converter current elements of positive sequence is on direct axis elements, negative sequence components is placed on E\_Zro and quadrature axis elements for compensating unbalancing and harmonics condition in accurate manner. Active power control is usually obtained by DC-Link capacitor control so reference involtage N'( $H_{aloss}$ ) is contained using "ANFIS control Voltage V'Base components is calculated by summation of active current and controlled DC-Link Current is given as

$$I'_{id} = I_{dloss} + I_{id} \tag{17}$$

Presented series converter control of  $E_Z$ ro and negative sequence components are set to  $E_Z$ ro as 0 and quadrature axis elements for compensating harmonics, unbalances and distorted supply utility supply condition.

$$I'_{ia} = 0$$
  

$$[I'_{ib}] = Trans^{-} [I'_{id}]$$
  

$$I'_{ic} = 0$$
(18)

The calculated reference current of utility supply  $I'_{ia1,b1,c1}$  is compared with  $I_{ia1,b1,c1}$  for generating pulse width modulation for performing series converter operatioS\_N and injection to compensating harmonics, real power and reactive power control, distorted and unbalancing utility power supply condition.

#### **2.1 Principles of synchronous reference frame**



The presented a modified circuit structure of synchronous reference frame controller is designed by adequate design of phase lock loop design which is shown in Fig.3 (a). Phase lock loop design is designed using adaptive network fuzzy inference system is shown in Fig.3 (b). This ANFIS topology is extracting an accurate reference angle from distorted power supply signals and it's implemented in easy procedure on phase lock loop circuit.

Whe salkulated signals two isequencies of the sequence of the sequence of the sequence of the sequence components. The overall synchronous reference frame controller is obtained using proposed ANFIS topology with respect to faulty conditios\_N of measured line current. Unique merit of presented control method is not required maximum of measured current over classical schemes. This reference signals generation is capable of controlling unbalancing and distorted line condition by extracting and eliminating harmonics and improving other power qualities.

This control configuration is suitable for extracting power quality disturbances and control of disturbance by generating a suitable reference signal to pulse width modulation scheme in both series side converter and parallel side converter. The generated reference signals is directly compared with sensed signal which load current or supply current. The performance of proposed controller is adopted with proposed configuration circuit under non-liner load condition.

#### 3. Simulation Result

The eight-switch back to back converter is presented to validate performance of unified power quality conditioner and controller performances in power quality aspects. An implementation of presented configuration is carried out using MATLAB/Simulink software in this paper is shown in Fig.4 using the parameters is shown in Table I. The reference signal is generated in Synchronous Reference Frame (SRF) controller using Phase Lock Loop (PLL) circuit. The phase lock loop circuit is a major role in synchronous reference frame controller in nature so adaptive reference frame control scheme is introduced in Phase Lock Loop (PLL) scheme using Rules Table II. Supply and load power performance is carried out in this paper and its analyses under power quality aspects such as harmonics elimination, power factor correction, real power control and reactive power control is shown in from Fig.5-

|        | Parameters                     |                   | Value        |
|--------|--------------------------------|-------------------|--------------|
| Source | Voltage/Power                  | V <sub>iabc</sub> | 537/5.3kW    |
|        | Frequency                      | f                 | 50 <i>Hz</i> |
| Load   | Three phase Line<br>Inductance | L <sub>iabc</sub> | 1.47mH       |
|        | Three phase load<br>Inductance | L <sub>Labc</sub> | 3.5mH        |
|        | DC Line Inductance             | $L_L$             | 3.5mH        |
|        | DC Line Capacitance            | $C_L$             | 10000uF      |



|                               | DC resistance       | $R_L$                      | 500    |
|-------------------------------|---------------------|----------------------------|--------|
| DC Link                       | Voltage             | V <sub>DC</sub>            | 210    |
|                               | capacitance         | $C_5, C_6, C_{5A}, C_{6A}$ | 1nF    |
| Parallel<br>Side<br>Converter | AC Line Inductance  | L2 <sub>abc</sub>          | 3mH    |
|                               | Filter resistance   | R2 <sub>abc</sub>          | 5Ω     |
|                               | Filter capacitance  | C2 <sub>abc</sub>          | 4.7uF  |
|                               | Switching Frequency | <i>f<sub>PSC</sub></i>     | 20 kHz |
| Series<br>Side<br>Converter   | AC Line Inductance  | L1 <sub>abc</sub>          | 1.5mH  |
|                               | Filter resistance   | R1 <sub>abc</sub>          | 5Ω     |
|                               | Filter capacitance  | C1 <sub>abc</sub>          | 26uF   |
|                               | Switching Frequency | fssc                       | 12 kHz |

Fig.5 power performance: (a) Supply voltage (b) Load voltage (c) supply current (d) Load current



#### Fig. 6 Power Factor Correction Performance





# Fig. 7 Total Harmonics distortion (THD) analysis across load current using FFT analysis

#### 4. Conclusion

The new enhancement of four-switch three phase back to back converter system is introduces in Unified Power Quality Conditioner (UPQC). This topology is offering us a less maintenance, low cost, low power losses and harmonics elimination in medium power application. A common DC-Link split phase capacitor is introduces for both active power control and switching operation of third leg for back to back converter. The control of DClink capacitor is a challenging task and magnitude control is not been equal over active switching leg so adaptive fuzzy inference based synchronous reference frame controller is presented in this configuration and it is used to improve performance of DC-Link control and converter operation. An investigation of presented topology is carried out using MATLAB/Simulink result and performance is verified in various power quality aspects i.e. harmonics elimination, power balancing and power factor correction.

#### References

- 1. H. Fujita and H. Akagi, "The unified power quality conditioner: The integration of series and shunt-active filters," IEEE Trans on Power Electron., vol. 13, no.2, pp. 315–322, 1988.
- 2. V. Khadkikar, "Enhancing electric power quality using UPQC: A comprehensive overview," IEEE Trans on. Power Electron., vol. 27, no. 5, pp. 2284–2297, 2012.
- 3. L.H.Tey,P.L.So and Y.C.Chu, "Unified power quality conditioner for improving power quality using ANN with Hysterisis control," IEEE Tran. Power Electronics, vol.9,no.3, pp.1441-1446, 1994.
- 4. H. R. Mohammadi, A. Y. Varjani, and H. Mokhtari, "Multiconverter unified power quality conditioning system MC-UPQC," IEEE Trans on Power Del., vol. 24, no. 3, pp. 1679–1686, Jul. 2009
- 5. B. S. C hen and Y. Y. Hsu, "A minimal harmonic controller for a STAT COM," IEEE Trans on Ind. Electron., vol. 55, no. 2, pp. 655–664, 2008.
- 6. Khadkikar, Vinod, and Ambrish Chandra, "UPQC-S: Novel concepts of simultaneous voltage sag/swell and load reactive power compensation utilizing series inverter of UPQC." IEEE Trans on Power Electronics, vol.26, issue.9, pp.2414-2425, 2011.
- 7. Shankar, Sai, Ashwani Kumar, and W. Gao, "Operation of unified power quality conditioner under different situation" IEEE Power and Energy Society General Meeting, pp.1-10, 2011.
- 8. Kwan, Kian Hoong, Ping Lam So, and Yun Chung Chu, "An output regulation-based unified power quality conditioner with Kalman filters." IEEE Trans on Industrial Electronics, vol.59, issue.11, pp.4248-4262 in 2012.
- 9. Teke, Ahmet, Lütfü Saribulut, and Mehmet Tümay "A novel reference signal generation method for power-quality improvement of unified power-quality conditioner." IEEE Trans on Power Delivery vol.26, issue.4, pp. 2205-2214 in 2011.
- 10. Kesler, Metin, and Engin Ozdemir,"Synchronous-reference-frame-based control method for UPQC under uB\_Nalanced and distorted load condition" Industrial Electronics, IEEE Trans on vol.58, issue.9 pp.3967-3975 in 2011.
- 11. Modesto, Rodrigo Augusto, Sérgio Augusto Oliveira da Silva, and Azauri Albano de



Oliveira Júnior, "Power quality improvement using a dual unified power quality conditioner/uninterruptible power supply in three-phase four-wire systems." Power Electronics, IET vol.8, issue.9 pp.1595-1605, 2015.

- 12. Trinh, Quoc-Nam, and Hong-Hee Lee,"Improvement of unified power quality conditioner performance with enhanced resonant control strategy." Generation, Transmission& Distribution, IET vol.8, issue.12, pp.2114-2123 2014.
- 13. AS\_Nari, Abdul Quaiyum, Bhim Singh, and Mashhood Hasan, "Algorithm for power angle control to improve power quality in distribution system using unified power quality conditioner." Generation, TraS\_Nmission & Distribution, IET vol.9, issue.12, pp.1439-1447 2015.
- 14. Axente, I., Ganesh, J. N., Basu, M., Conlon, M. F and Gaughan, K., "A 12-kVA DSPcontrolled laboratory prototype UPQC capable of mitigating unbalance in source voltage and load current." Power Electronics, IEEE Trans on vol.25, issue.6, and pp.1471-1479 2010.
- 15. Lu, Yong, Guochun Xiao, Xiongfei Wang, Frede Blaabjerg, and Dapeng Lu, 2016 "Control strategy for Single-phase Transformer less Three-leg Unified Power Quality Conditioner Based on Space Vector Modulation." Power Electronics, IEEE Trans on 31, no. 4 : 2840-2849, 2016.
- 16. Tey, L. H., and P. L. So, "DSP-controlled active filters for system harmonics compensation." Power System Technology, 2002. Proceedings. Power Con 2002. International Conference on. Vol. 1, pp.453-458 2002.
- 17. K. H. Kwan, Y. C. Chu, and P. L. So, "Model-based H∞ control of a unified power quality conditioner" IEEE Trans on Ind. Electron., vol. 56, no. 7, pp. 2493–2504 2009.
- 18. S. A. O. da Silva, P. F. Donoso-Garcia, P. C. Cortizo and P. F. Seixas, "A comparative analysis of control algorithms for three-phase line-interactive US\_P systems with series-parallel active power-line conditioning using SRF method," in Proc. 31st IEEE Annu. PESC, vol. 2, pp. 1023–1028 2000.
- 19. S. Bhattacharya and D. Divan, "Synchronous frame based controller implementation for a hybrid series active filter system," in Conf. Rec. IEEE IAS Annu. Meeting, pp. 2531–2540 1995.
- 20. R. Pena, J.C. Clare and G.M. Asher, "Doubly fed induction generator using back-to-back PWM converters and its application to variable-speed wind-energy generation," IEE Proc. Elect. Power Appl., vol. 143, no. 3, pp. 231-241 1996.
- 21. Abdul Mannan Rauf, Amit Vilas Sant, Vinod Khadkikar and H. H. E\_Zineldin, "A Novel Ten-Switch Topology for Unified Power Quality Conditioner" IEEE Trans on Power Electronics, vol.31, issue.10, pp.6937 6946 2016.
- 22. Prabhakaran, G., and T. Guna Sekar, "Mitigation of Power Quality Problems with Reduced Switches Using Unified Power Quality Conditioner" International Journal of Engineering studies and technical approach, vol.1,no.3,pp.9-19 2015.