FPGA Based Digital Pulse Width Modulator with Time Resolution under 2 ns

Authors

  • R Murugesan Author
  • R Madhusudhanan Author

Keywords:

FPGA, DPWM, DLL

Abstract

 This work proposes a new DPWM architecture that takes advantage of FPGA’s advanced characteristics, especially the DLLs (Delay-Locked Loop) present in almost every FPGA. The proposed DPWM combines a synchronous (counter-based) block with an asynchronous block for increased resolution without unnecessarily increasing the clock frequency. The experimental results show an implementation in a low cost FPGA (Xilinx Spartan-3) that uses an external 32 MHz clock for a final time resolution under 2 ns. 

Downloads

Published

30-12-2009

Issue

Section

Articles

Share