FPGA Based Digital Pulse Width Modulator with Time Resolution under 2 ns
Keywords:
FPGA, DPWM, DLLAbstract
This work proposes a new DPWM architecture that takes advantage of FPGA’s advanced characteristics, especially the DLLs (Delay-Locked Loop) present in almost every FPGA. The proposed DPWM combines a synchronous (counter-based) block with an asynchronous block for increased resolution without unnecessarily increasing the clock frequency. The experimental results show an implementation in a low cost FPGA (Xilinx Spartan-3) that uses an external 32 MHz clock for a final time resolution under 2 ns.
Downloads
Published
30-12-2009
Issue
Section
Articles
License
Copyright (c) 2025 R Murugesan and R Madhusudhanan

This work is licensed under a Creative Commons Attribution 4.0 International License.