Design and Analysis of Various Standard Multipliers Using Low Power Very Large Scale Integration (VLSI)
Keywords:
Fast Multiplier, High Speed Adder, Power-Delay Product, Field Programmable Gate ArrayAbstract
This paper presents a comparative study of Field Programmable Gate Array (FPGA) implementation of standard multipliers using Verilog HDL. Multiplier is a good candidate for digital signal processing (DSP) applications such as finite impulse response (FIR) and discrete cosine transforms (DCT) and so on. Significant reduction in FPGA resources, delay, and power can be achieved using Reduced Wallace multipliers with Kogge-stone adder instead of standard parallel multipliers.
Downloads
Published
31-12-2012
Issue
Section
Articles
License
Copyright (c) 2012 R. Rajeswari

This work is licensed under a Creative Commons Attribution 4.0 International License.